### ELC 2137 Lab 4: Subtractor

Trevor Jackson, Carlos Hernandez, and Makenna Meyers

February 10, 2020

#### Summary

This lab was an extension of the previous adders lab, in which a family of logic chips was used to design logic circuits. The full adder and two-bit adder were reproduced, and we were charged with determining what needed to be added to the two-bit adder circuit to convert it to a subtractor circuit. As shown in Figure 2, three XOR gates were needed for the conversion from a two-bit adder circuit to a subtractor circuit. Like the previous circuits, the subtractor circuit was built and tested. The constructed circuit can be found in Figure 1, and the expected and actual results can be found in Figure 3.

#### Q&A

1. Why did we use two full adders instead of a half adder and a full adder?

The half adder only has two inputs whereas the full adder has three. There are six possible inputs for the subtractor circuit (A1, B1, A2, B2, Cin, and M), so using two full adders simplifies the circuits. The subtractor circuit was built from a two bit adder circuit, which only has five inputs. An additional input location was necessary to complete the subtractor circuit, as M was added as an input. As shown in Figure 2, M takes the place of Cin, so only five inputs are used. It is possible, however, to build a subtractor circuit with Cin and M as separate inputs, and it would be easier to do so with two full adders instead of a half hald and a full adder.

- 2. How many input combinations would it take to exhaustively test the adder/subtractor?

  With the M and Cin as separate switches/inputs, there are 2<sup>6</sup> possibilities and with M and Cin as one switch there are 2<sup>5</sup> possibilities.
- 3. Why were the combinations given in the truth table chosen?
  - The combinations in the truth table were given because they represent all the possible outputs from the circuit. Even though the full truth table has eight different inputs, there are only six unique outputs from the circuit because some inputs produce identical outputs.
- 4. Do the results from your adder/subtractor math what you would expect from theory? Explain any discrepancies.
  - Initially, the results from the circuit provided an inverted value for the borrow bit due to the overflow of the operation. However, this issue was rectified via inverting the MSB when using the subtractor operation. Inverting the MSB required an additional exclusive-or gate to be

added to the end of the circuit, which then allowed the theoretical and experimental results to coincide.

## Results

The connections in some of the switches on the blue box were problematic, so we had to incorporate additional wires and switches to let the adder/subtractor circuit function properly. We also used two additional XOR gates instead of one for the M connections.



Figure 1: Assembled Subtractor Circuit



Figure 2: Two Bit Adder/Subtractor Schematic

# Circuit Demonstration Page

| Student names:       | Makenna Meyers             |
|----------------------|----------------------------|
| Trevor Jackson       | on <u>Carlos</u> Hernandez |
|                      |                            |
| Instructor Signature | s 1 10                     |
| Separate Full Adders | It Duting                  |
| Two-Bit Adder        | No Dation                  |
| Adder/Subtractor     | Ho Dubon                   |

| Inp | Inputs Expected Results |            | lts      | Actual Results |       |
|-----|-------------------------|------------|----------|----------------|-------|
| A   | В                       | B 2's comp | Cart Sas | Dec            | Sub   |
| 00  | 01                      | 11         | 1 11     | - \            | \ \ \ |
| 00  | 10                      | 10         | 1 10     | -2             | 0     |
| 00  | 11                      | 01         | 1 01     | 3              | 0     |
| 01  | 01                      | \ \        | 0 00     | O              | 0     |
| 10  | 01                      | \ \        | 0 01     | ٠ (            | 0 0 1 |
| 10  | 00                      | 00         | 0 10     | 2              | 0 0   |

Figure 3: In-Class Circuit Demonstration